## HW6.2. Datapath Design Part 1: Single Cycle

Feel free to check out the guide that we have prepared to help you in this problem.

Below is a copy of the RISC-V datapath presented in lecture:



Assume the following delays for components. Any component not listed is assumed to have a negligible delay.

| Element                                                                                                                                               | Reg clk-<br>to-q | Reg<br>setup | мих       | ALU       | MemRead        | MemWrite        | RegFile<br>Read | RegFile<br>Setup | BranchComp        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------|-----------|-----------|----------------|-----------------|-----------------|------------------|-------------------|
| Parameter                                                                                                                                             | $t_{clk-to-q}$   | $t_{setup}$  | $t_{mux}$ | $t_{alu}$ | $t_{mem-read}$ | $t_{mem-write}$ | $t_{rf-read}$   | $t_{rf-setup}$   | $t_{branch-comp}$ |
| Delay (ps)                                                                                                                                            | 30               | 20           | 50        | 200       | 250            | 250             | 150             | 20               | 75                |
| 1.1: What instruction type takes the longest to execute in this datapath (i.e. the instruction type that dictates the critical path of the datapath)? |                  |              |           |           |                |                 |                 |                  |                   |

- O (a) lui
- O (b) jalr
- O (c) jal
- (d) I-type ALU Instructions: addi, xori, ...
- (e) Load Instructions: lb, lw, ...
- (f) Store Instructions: sw, sbu, ...
- (g) Branches: beq, bne, ...
- (h) R-type ALU Instructions: add, xor, ...
- O (i) auipc
- 1.2: For the instruction that takes longest to execute in this datapath, which components would be relevant to the critical path calculation? (Do not include components that are still used by the instruction but are not on the critical path for the given delays)
- ☐ (a) PC-MUX
- ☐ (b) PC register
- ☐ (c) IMEM
- (d) Imm-Gen
- ☐ (e) RegFile read
- ☐ (f) Branch Comparator
- ☐ (g) A-MUX
- ☐ (h) B-MUX
- ☐ (i) ALU
- ☐ (j) DMEM
- ☐ (k) WB-MUX
- ☐ (I) RegFile Write

Select all possible options that apply.

1.3: What is the critical path delay (or the minimum operating clock period) of this circuit, in ps?

Homework 6 **Assessment** overview Total points: 0/100 0% Score: Question 20 Value: History: Awarded points: 0/20 Report an error in this question 🗹 Previous question **Next question** Attached files No attached files

Attach a file 🗹

Attach text 🗹

